// Copyright 2015, ARM Limited
// All rights reserved.
//
// Redistribution and use in source and binary forms, with or without
// modification, are permitted provided that the following conditions are met:
//
// * Redistributions of source code must retain the above copyright notice,
// this list of conditions and the following disclaimer.
// * Redistributions in binary form must reproduce the above copyright notice,
// this list of conditions and the following disclaimer in the documentation
// and/or other materials provided with the distribution.
// * Neither the name of ARM Limited nor the names of its contributors may be
// used to endorse or promote products derived from this software without
// specific prior written permission.
//
// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS CONTRIBUTORS "AS IS" AND
// ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
// WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
// DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE
// FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
// DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
// SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
// CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
// OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
// ---------------------------------------------------------------------
// This file is auto generated using tools/generate_simulator_traces.py.
//
// PLEASE DO NOT EDIT.
// ---------------------------------------------------------------------
#ifndef VIXL_SIM_FCVTMU_XD_TRACE_A64_H_
#define VIXL_SIM_FCVTMU_XD_TRACE_A64_H_
const uint64_t kExpected_fcvtmu_xd[] = {
0u,
0u,
0u,
0u,
0u,
0u,
1u,
1u,
1u,
10u,
18446744073709551615u,
18446744073709551615u,
0u,
0u,
0u,
18446744073709551615u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
18446744073709551615u,
0u,
1u,
1u,
1u,
1u,
1u,
1u,
1u,
1u,
1u,
1u,
1u,
1u,
1u,
0u,
18446744073709551615u,
18446744073709551615u,
18446744073709551615u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
4503599627370496u,
4503599627370497u,
4503599627370498u,
4503599627370499u,
8987183256397123u,
9007199254740988u,
9007199254740989u,
9007199254740990u,
9007199254740991u,
2251799813685248u,
2251799813685248u,
2251799813685249u,
2251799813685249u,
4493591628198561u,
4503599627370494u,
4503599627370494u,
4503599627370495u,
4503599627370495u,
1125899906842624u,
1125899906842624u,
1125899906842624u,
1125899906842624u,
2246795814099280u,
2251799813685247u,
2251799813685247u,
2251799813685247u,
2251799813685247u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
9223372036854774784u,
9223372036854775808u,
18446744073709549568u,
18446744073709551615u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
0u,
2147483645u,
2147483646u,
2147483646u,
2147483646u,
2147483646u,
2147483646u,
2147483646u,
2147483647u,
2147483647u,
2147483647u,
2147483647u,
2147483647u,
4294967293u,
4294967294u,
4294967294u,
4294967294u,
4294967294u,
4294967294u,
4294967294u,
4294967295u,
4294967295u,
4294967295u,
4294967295u,
4294967295u,
};
const unsigned kExpectedCount_fcvtmu_xd = 207;
#endif // VIXL_SIM_FCVTMU_XD_TRACE_A64_H_